

## **CSE 306**

## **Computer Architecture Sessional**

# Assignment 3: 4-bit MIPS Design, Simulation, and Implementation

#### **Submitted By:**

Group No: 02 Sub-Section: A2 Level: 3 Term: 1

Department of Computer Science and Engineering Bangladesh University of Engineering and Technology (BUET)

## **Group Members:**

- 1. Sumaiya Saeha (1905033)
- 2. Fariha Zaman Aurin (1905049)
- 3. Debjany Ghosh Aronno (1905053)
- 4. Kh Md Ibtihal (1905055)
- 5. Nur Uddin Ibne Huda(1905056)

Date of submission: 27 February 2023

#### **Problem Specification:**

In this assignment, we had to design, simulate (in S/W), and implement (in H/W) a modified and reduced version of the MIPS instruction set

#### Introduction:

A processor (CPU) is the logic circuit that responds to and processes the basic instructions that drive a computer.

The processor that uses MIPS (Microprocessor without Interlocked PipelinedStages) is a family of reduced instruction set computer(RISC) instruction set architectures (ISA) is known as a MIPS processor. Each instruction takes 1 clock cycle to be executed. So, clock cycle is the time to execute the longest instruction in the MIPS instruction set. The main components of the processor are as follows:



#### 1. 4-bit ALU:

Responsible for all the arithmetic and logical operations along with all the addition and subtraction operations required for finding load or store addresses, unconditional jump or branching instructions.

#### 2. Program Counter:

Program Counter (PC) is an 8-bit register that keeps track of the current instruction. After each instruction, PC is incremented by 1 (the ROM we have used is word (16-bit) addressable, adding 1 takes us to the next instruction written in the ROM). The stored value indicates the Instruction memory address.

#### 3. Instruction memory:

Stores the actual hex code of the instruction that is converted to binary to run the processor.

#### 4. Data memory:

Stores 4-bit data and works as the main memory.

#### 5. Register file:

We have used 6 registers namely \$zero, \$t0, \$t1, \$t2, \$t3, \$t4. \$zero register stores value 0H. The others are general purpose registers.

#### 6. Control unit:

Decodes the instruction by giving the selection input to all the MUXs, Register File, Data Memory, and ALU.

We will construct the data path and control unit of MIPS Instruction set:

- The memory-reference instructions load word (lw) and store word (sw).
- The arithmetic-logical instructions add, sub, addi, subi, AND, OR, NOR, ANDI, ORI, sll and srl.
- The instructions branch equal (beg), branch not equal (bneg) and jump (j)

## **Instruction Set:**

Our MIPS instruction is 16 bits long and we have 4 formats.

## • R Type

| Opcode | Src Reg1 | Src Reg2 | Dst Reg |
|--------|----------|----------|---------|
| 4 bits | 4 bits   | 4 bits   | 4 bits  |

## • S Type

| Opcode | Src Reg1 | Dest Reg | Shamt  |
|--------|----------|----------|--------|
| 4 bits | 4 bits   | 4 bits   | 4 bits |

### • I Type

| Opcode | Src Reg1 | Src Reg2/Dest Reg | Address / Immediate |
|--------|----------|-------------------|---------------------|
| 4 bits | 4 bits   | 4 bits            | 4 bits              |

## • J Type

| Opcode | Target Jump Address | 0      |
|--------|---------------------|--------|
| 4 bits | 8 bits              | 4 bits |

| ALU operation | OpCode |
|---------------|--------|
| add           | 000    |
| sub           | 001    |
| and           | 010    |
| or            | 011    |
| nor           | 100    |
| sll           | 101    |
| slr           | 110    |

| ID<br>Sequence | Instruction name | Туре       | Format | Op Code | Control Signal | Control in<br>Hex |
|----------------|------------------|------------|--------|---------|----------------|-------------------|
| J              | srl              | Logic      | S      | 0000    | 0101 0000 0110 | 0x506             |
| А              | add              | Arithmetic | R      | 0001    | 1001 0000 0000 | 0x900             |
| L              | lw               | Memory     | I      | 0010    | 0111 1000 0000 | 0x780             |
| М              | sw               | Memory     | I      | 0011    | 0100 0100 0000 | 0x440             |
| K              | nor              | Logic      | R      | 0100    | 1001 0000 0100 | 0x904             |
| D              | subi             | Arithmetic | Ī      | 0101    | 0101 0000 0001 | 0x501             |
| F              | andi             | Logic      | I      | 0110    | 0101 0000 0010 | 0x502             |
| G              | or               | Logic      | R      | 0111    | 1001 0000 0011 | 0x903             |
| Р              | j                | Memory     | J      | 1000    | 0000 0000 1010 | 0x00A             |
| I              | sll              | Logic      | S      | 1001    | 0101 0000 0101 | 0x505             |
| E              | and              | Logic      | R      | 1010    | 1001 0000 0010 | 0x902             |
| С              | sub              | Arithmetic | R      | 1011    | 1001 0000 0001 | 0x901             |
| N              | beq              | Memory     | 1      | 1100    | 0000 0010 0001 | 0x021             |
| В              | addi             | Arithmetic | 1      | 1101    | 1010 000 0000  | 0x500             |
| 0              | bneq             | Memory     | 1      | 1110    | 0000 0001 0001 | 0x011             |
| Н              | ori              | Logic      | I      | 1111    | 0101 0000 0011 | 0x503             |



Figure 1: Circuit Diagram



**Figure 2: Instruction Memory** 



Figure 3: Register File



Figure 4: Data Memory



Figure 5: Control Unit



Figure 6: ALU

### How to write and execute a program in this machine:

We write a program which takes the MIPS code and convert it to a file which contains the hexadecimal value of the instruction machine code. Then we need to upload it to the instruction ROM. For simulation at Logisim, we will upload the file at ROM. The program will start as soon as we give clock to the processor.

The file looks like:





```
labels[line[:colon]] = i
```

For hardware implementation, the hex file has to be loaded to an AVRAtmega32, which we used as instruction memory. In both hardware and software, one clock pulse will execute one instruction. In software simulation, the changes made by an instruction to both registers and memory are clearly visible. In hardware implementation, only the changes made to registers are visible by LEDs.

#### **How we mapped registers:**

\$zero : 0000 \$t0 : 0111 \$t1 : 0001 \$t2 : 0010 \$t3 : 0011 \$t4 : 0100

#### **ICs**

| <u>Components</u> | <u>Details</u>    | <u>Number</u> |
|-------------------|-------------------|---------------|
| IC 74273          | Not Gate          | 1             |
| IC 7483           | 4-bit Adder       | 4             |
| IC 74157          | Quad 2-to-1 MUX   | 9             |
| IC 74273          | 8-bit D Flip-Flop | 1             |
| ATMEGA32          | Microcontroller   | <u>5</u>      |

#### Discussion:

In this assignment, we designed an 4-bit processor that implements the MIPS instruction set. For this purpose, we used basic gates (AND, OR, NOT, NOR), universal gates (XOR, XNOR), some other necessary gates (MUX, Shifter, Bit Finder, Adder, Subtractor, Bit Extender), RAM, ROM and register.

The Processor takes a 16-bit binary number (Instruction) and the circuit reads/stores the register values and memory values. Generally Program Counter is incremented by 4. But in our assignment we incremented the PC by 1 since the entire instruction resides in a single address. This is due to the software where we can only read content of a single address at a time.

Usually Control unit is implemented using combinational circuits. However, we

implemented the Control unit using ROM which significantly simplified the entire circuit. We used the known technique of designing the processor for MIPS instruction set. Here all types of instructions are executed in a single clock pulse. Moreover, Control ROM made our mapping quite easier, otherwise it would have been tedious by Introducing combinational logic or elsehow.

We also found it necessary to handle branch instruction whose offset is greater than 7 or less than -8. To handle such situation, the branch instruction has to be changed and extra jump and label have to be added. This in turn may change the offset of some labels appearing later. We think a multi-pass system is relatively simple way to handle this case.

We designed a converter in python and loaded the produced code in another ROM (Instruction Memory). We could not use the single memory (i.e., using Data Memory as Instruction Memory) because we cannot include 2 different addresses (or 2 different data read at a time) in a single memory unit while working in a single clock cycle method. We followed the provided circuit diagram and implemented the circuit. (attached below). While designing, we put emphasis on simplifying the circuit. We asserted our design bytesting various inputs and matching the corresponding outputs. However, testing the outputs, we successfully finished our simulation.

# **Datapath With Jumps Added**

